基本信息来源于合作网站,原文需代理用户跳转至来源网站获取       
摘要:
The increasing trends in SoCs and SiPs technologies demand integration of large numbers of buses and metal tracks for interconnections. On-Chip SerDes Transceiver is a promising solution which can reduce the number of interconnects and offers remarkable benefits in context with power consumption, area congestion and crosstalk. This paper reports a design of a new Serializer and Deserializer architecture for basic functional operations of serialization and deserialization used in On-Chip SerDes Transceiver. This architecture employs a design technique which samples input on both edges of clock. The main advantage of this technique which is input is sampled with lower clock (half the original rate) and is distributed for the same functional throughput, which results in power savings in the clock distribution network. This proposed Serializer and Deserializer architecture is designed using UMC 180 nm CMOS technology and simulation is done using Cadence Spectre simulator with a supply voltage of 1.8 V. The present design is compared with the earlier published similar works and improvements are obtained in terms of power consumption and area as shown in Tables 1-3 respectively. This design also helps the designer for solving crosstalk issues.
推荐文章
基于0.5chip级LMMSE均衡算法研究
LMMSE
HSPA+
0.5chip级
chip级
10GB/s高速SERDES电路的MUX/DEMUX设计
SERDES
MUX
DEMUX
时钟分频器
SerDes技术中高速串行信号采样原理与实现
SerDes技术
采样
CDR
CMOS
高速串行信号
基于Advance PLD Design的PLD设计与仿真
可编程逻辑器件
Advance PLD Design
设计与仿真
内容分析
关键词云
关键词热度
相关文献总数  
(/次)
(/年)
文献信息
篇名 Design of a New Serializer and Deserializer Architecture for On-Chip SerDes Transceivers
来源期刊 电路与系统(英文) 学科 医学
关键词 SERDES TRANSCEIVER Serializer Deserializer SoC CADENCE
年,卷(期) 2015,(3) 所属期刊栏目
研究方向 页码范围 81-92
页数 12页 分类号 R73
字数 语种
DOI
五维指标
传播情况
(/次)
(/年)
引文网络
引文网络
二级参考文献  (0)
共引文献  (0)
参考文献  (0)
节点文献
引证文献  (0)
同被引文献  (0)
二级引证文献  (0)
2015(0)
  • 参考文献(0)
  • 二级参考文献(0)
  • 引证文献(0)
  • 二级引证文献(0)
研究主题发展历程
节点文献
SERDES
TRANSCEIVER
Serializer
Deserializer
SoC
CADENCE
研究起点
研究来源
研究分支
研究去脉
引文网络交叉学科
相关学者/机构
期刊影响力
电路与系统(英文)
月刊
2153-1285
武汉市江夏区汤逊湖北路38号光谷总部空间
出版文献量(篇)
286
总下载数(次)
0
总被引数(次)
0
论文1v1指导