This study proposes a new generation of floating gate transistors (FGT) with a novel built-in security feature.The new device has applications in guarding the IC chips against the current reverse engineering techniques,including scanning capacitance microscopy (SCM).The SCM measures the change in the C-V characteristic of the device as a result of placing a minute amount of charge on the floating gate,even in nano-meter scales.The proposed design only adds a simple processing step to the conventional FGT by adding an oppositely doped implanted layer to the substrate.This new structure was first analyzed theoretically and then a two-dimensional model was extracted to represent its C-Vcharacteristic.Furthermore,this model was verified with a simulation.In addition,the C-V characteristics relevant to the SCM measurement of both conventional and the new designed FGT were compared to discuss the effectiveness of the added layer in masking the state of the transistor.The effect of change in doping concentration of the implanted layer on the C-V characteristics was also investigated.Finally,the feasibility of the proposed design was examined by comparing itsI-Vcharacteristics with the traditional FGT.