基本信息来源于合作网站,原文需代理用户跳转至来源网站获取       
摘要:
A 32-bit pipeline accumulator with carry ripple topology is implemented for direct digital frequency synthesizer.To increase the throughout while hold down the area and power consumption,a method to reduce the number of the pre-skewing registers is proposed.The number is reduced to 29% of a conventional pipeline accumulator.The propagation delay versus bias current of the adder circuit with different size transistors is investigated.We analyze the delay by employing the open circuit time constant method.Compared to the simulation results,the maximum error is less than 8%.A method to optimum the design of the adder based on the propagation delay is discussed.The clock traces for the 32-bit adder are heavily loaded,as there are 40 registers being connected to them.Moreover,the differential clock traces,which are much longer than the critical length,should be treated as transmission lines.Thus a clock distribution method and a termination scheme are proposed to get high quality and low skew clock signals.A multiple-type termination scheme is proposed to match the transmission line impedance.The 32-bit accumulator was measured to work functionally at 5.3 GHz.
推荐文章
Sunplus 32bit IC在PMP中的应用
图像处理
CMOS Image Sensor
OV7648
会泽5.3级和文山5.3级地震序列震源参数研究
震源参数
会泽地震序列
文山地震序列
遗传算法
云南
DDFS逻辑优化设计及Verilog实现
流水线
输入寄存器结构
加法器最低位修正
压缩存储查找表
内容分析
关键词云
关键词热度
相关文献总数  
(/次)
(/年)
文献信息
篇名 A 5.3-GHz 32-bit accumulator designed for direct digital frequency synthesizer
来源期刊 科学通报(英文版) 学科 工学
关键词
年,卷(期) 2012,(19) 所属期刊栏目
研究方向 页码范围 2484-2491
页数 8页 分类号 TN741
字数 语种 中文
DOI
五维指标
传播情况
(/次)
(/年)
引文网络
引文网络
二级参考文献  (0)
共引文献  (0)
参考文献  (0)
节点文献
引证文献  (0)
同被引文献  (0)
二级引证文献  (0)
2012(0)
  • 参考文献(0)
  • 二级参考文献(0)
  • 引证文献(0)
  • 二级引证文献(0)
引文网络交叉学科
相关学者/机构
期刊影响力
科学通报(英文版)
半月刊
1001-6538
11-1785/N
大16开
北京东黄城根北街16号
2-177
1950
eng
出版文献量(篇)
9507
总下载数(次)
1
  • 期刊分类
  • 期刊(年)
  • 期刊(期)
  • 期刊推荐
论文1v1指导